Skip to main content

Thank you for visiting nature.com. You are using a browser version with limited support for CSS. To obtain the best experience, we recommend you use a more up to date browser (or turn off compatibility mode in Internet Explorer). In the meantime, to ensure continued support, we are displaying the site without styles and JavaScript.

  • Article
  • Published:

Scaled indium oxide transistors fabricated using atomic layer deposition

Abstract

To continue to improve integrated circuit performance and functionality, scaled transistors with short channel lengths and low thickness are needed. But further scaling of silicon-based devices and the development of alternative semiconductor channel materials that are compatible with current fabrication processes are challenging. Here we report atomic-layer-deposited indium oxide transistors with channel lengths down to 8.0 nm, channel thicknesses down to 0.50 nm and equivalent dielectric oxide thickness down to 0.84 nm. Due to the scaled device dimensions and low contact resistance, the transistors exhibit high on-state currents of 3.1 A mm–1 at a drain voltage of 0.5 V and transconductance of 1.5 S mm–1 at a drain voltage of 1.0 V. Our approach provides a promising alternative channel material for scaled transistors with back-end-of-line-processing compatibility.

This is a preview of subscription content, access via your institution

Access options

Rent or buy this article

Prices vary by article type

from$1.95

to$39.95

Prices may be subject to local taxes which are calculated during checkout

Fig. 1: Schematic, TEM images and IV characteristics of ALD In2O3 transistors.
Fig. 2: Thickness scaling of ALD In2O3 down to 0.5 nm.
Fig. 3: EOT scaling of ALD In2O3 transistors down to sub-1 nm.
Fig. 4: Channel length scaling of ALD In2O3 transistors down to 8 nm.
Fig. 5: Benchmarking of ALD In2O3 with other ultrathin semiconductors.

Similar content being viewed by others

Data availability

The data that support the plots within this paper and other findings of this study are available from the corresponding author upon reasonable request.

References

  1. Loubet, N. et al. Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET. In 2017 Symposium on VLSI Technology T230–T231 (IEEE, 2017).

  2. Yang, L. et al. High-performance MoS2 field-effect transistors enabled by chloride doping: record low contact resistance (0.5 kΩ·µm) and record high drain current (460 µA/µm). In 2014 Symposium on VLSI Technology 1–2 (IEEE, 2014).

  3. Krasnozhon, D., Dutta, S., Nyffeler, C., Leblebici, Y. & Kis, A. High-frequency, scaled MoS2 transistors. In 2015 IEEE International Electron Devices Meeting (IEDM) 27.4.1–27.4.4 (IEEE, 2015).

  4. Liu, Y. et al. Pushing the performance limit of sub-100 nm molybdenum disulfide transistors. Nano Lett. 16, 6337–6342 (2016).

    Article  Google Scholar 

  5. Yang, L. M. et al. Few-layer black phosporous PMOSFETs with BN/Al2O3 bilayer gate dielectric: achieving Ion = 850 μA/μm, gm = 340 μS/μm, and Rc = 0.58 kΩ·μm. In 2016 IEEE International Electron Devices Meeting (IEDM) 5.5.1–5.5.4 (IEEE, 2016).

  6. Si, M., Yang, L., Du, Y. & Ye, P. D. Black phosphorus field-effect transistor with record drain current exceeding 1 A/mm. In 2017 75th Annual Device Research Conference (DRC) 1–2 (IEEE, 2017); https://doi.org/10.1109/DRC.2017.7999395

  7. Li, X. et al. High-speed black phosphorus field-effect transistors approaching ballistic limit. Sci. Adv. 5, eaau3194 (2019).

  8. Chou, A.-S. et al. High on-current 2D nFET of 390 μA/μm at VDS = 1V using monolayer CVD MoS2 without intentional doping. In 2020 IEEE Symposium on VLSI Technology 1–2 (IEEE, 2020).

  9. Shen, P. C. et al. Ultralow contact resistance between semimetal and monolayer semiconductors. Nature 593, 211–217 (2021).

    Article  Google Scholar 

  10. Lin, D. et al. Scaling synthetic WS2 dual-gate MOS devices towards sub-nm CET. In 2021 Symposium on VLSI Technology 1–2 (IEEE, 2021).

  11. McClellan, C. J., Yalon, E., Smithe, K. K. H., Suryavanshi, S. V. & Pop, E. High current density in monolayer MoS2 doped by AlOx. ACS Nano 15, 1587–1596 (2021).

    Article  Google Scholar 

  12. Nomura, K. et al. Amorphous oxide semiconductors for high-performance flexible thin-film transistors. Jpn J. Appl. Phys. 45, 4303–4308 (2006).

    Article  Google Scholar 

  13. Kamiya, T., Nomura, K. & Hosono, H. Present status of amorphous In–Ga–Zn–O thin-film transistors. Sci. Technol. Adv. Mater. 11, 044305 (2010).

    Article  Google Scholar 

  14. Matsubayashi, D. et al. 20-nm-node trench-gate-self-aligned crystalline In-Ga-Zn-oxide FET with high frequency and low off-state current. In 2015 IEEE International Electron Devices Meeting (IEDM) 6.5.1–6.5.4 (IEEE, 2015).

  15. Li, S. et al. Nanometre-thin indium tin oxide for advanced high-performance electronics. Nat. Mater. 18, 1091–1097 (2019).

    Article  Google Scholar 

  16. Li, S., Gu, C., Li, X., Huang, R. & Wu, Y. 10-nm channel length indium-tin-oxide transistors with Ion = 1,860 μA/μm, Gm = 1050 μS/μm at Vds = 1 V with BEOL compatibility. In IEEE International Electron Devices Meeting (IEDM) 40.5.1–40.5.4 (IEEE, 2020).

  17. Samanta, S. et al. Amorphous IGZO TFTs featuring extremely-scaled channel thickness and 38 nm channel length: achieving record high Gm,max of 125 µS/µm at VDS of 1 V and ION of 350 µA/µm. In 2020 IEEE Symposium on VLSI Technology 1–2 (IEEE, 2020).

  18. Chakraborty, W. et al. BEOL compatible dual-gate ultra thin-body W-doped indium-oxide transistor with Ion = 370µA/µm, SS = 73mV/dec and Ion/Ioff ratio > 4×109. In 2020 IEEE Symposium on VLSI Technology 1–2 (IEEE, 2020).

  19. Si, M. et al. Indium–tin-oxide transistors with one nanometer thick channel and ferroelectric gating. ACS Nano 14, 11542–11547 (2020).

    Article  Google Scholar 

  20. Si, M., Lin, Z., Charnas, A. & Ye, P. D. Scaled atomic-layer-deposited indium oxide nanometer transistors with maximum drain current exceeding 2 A/mm at drain voltage of 0.7 V. IEEE Electron Device Lett. 42, 184–187 (2021).

    Article  Google Scholar 

  21. Han, K. et al. First demonstration of oxide semiconductor nanowire transistors: a novel digital etch technique, IGZO channel, nanowire width down to ~20 nm, and Ion exceeding 1,300 µA/µm. In 2021 Symposium on VLSI Technology 1–2 (IEEE, 2021).

  22. Si, M., Charnas, A., Lin, Z. & Ye, P. D. Enhancement-mode atomic-layer-deposited In2O3 transistors with maximum drain current of 2.2 A/mm at drain voltage of 0.7 V by low-temperature annealing and stability in hydrogen environment. IEEE Trans. Electron Devices 68, 1075–1080 (2021).

    Article  Google Scholar 

  23. Charnas, A., Si, M., Lin, Z. & Ye, P. D. Enhancement-mode atomic-layer thin In2O3 transistors with maximum current exceeding 2 A/mm at drain voltage of 0.7 V enabled by oxygen plasma treatment. Appl. Phys. Lett. 118, 052107 (2021).

    Article  Google Scholar 

  24. Si, M. et al. Why In2O3 can make 0.7 nm atomic layer thin transistors. Nano Lett. 21, 500–506 (2021).

    Article  Google Scholar 

  25. Si, M., Lin, Z., Chen, Z. & Ye, P. D. First demonstration of atomic-layer-deposited BEOL-compatible In2O3 3D fin transistors and integrated circuits: high mobility of 113 cm2/Vs, maximum drain current of 2.5 mA/μm and maximum voltage gain of 38 V/V in In2O3 inverter. In 2021 Symposium on VLSI Technology 1–2 (IEEE, 2021).

  26. Mourey, D. A., Zhao, D. A., Sun, J. & Jackson, T. N. Fast PEALD ZnO thin-film transistor circuits. IEEE Trans. Electron Devices 57, 530–534 (2010).

    Article  Google Scholar 

  27. Kim, H. Y. et al. Low-temperature growth of indium oxide thin film by plasma-enhanced atomic layer deposition using liquid dimethyl(N-ethoxy-2,2-dimethylpropanamido)indium for high-mobility thin film transistor application. ACS Appl. Mater. Interfaces 8, 26924–26931 (2016).

    Article  Google Scholar 

  28. Ma, Q. et al. Atomic-layer-deposition of indium oxide nano-films for thin-film transistors. Nanoscale Res. Lett. 13, 4 (2018).

    Article  Google Scholar 

  29. Lee, J. et al. High mobility ultra-thin crystalline indium oxide thin film transistor using atomic layer deposition. Appl. Phys. Lett. 113, 112102 (2018).

    Article  Google Scholar 

  30. Robertson, J. & Clark, S. J. Limits to doping in oxides. Phys. Rev. B 83, 075205 (2011).

    Article  Google Scholar 

  31. Kamiya, T., Nomura, K. & Hosono, H. Electronic structures above mobility edges in crystalline and amorphous In-Ga-Zn-O: percolation conduction examined by analytical model. J. Display Technol. 5, 462–467 (2009).

    Article  Google Scholar 

  32. Schroder, D. K. Semiconductor Material and Device Characterization 3rd edn (Wiley, 2006).

  33. Hamberg, I. & Granqvist, C. G. Evaporated Sn‐doped In2O3 films: basic optical properties and applications to energy‐efficient windows. J. Appl. Phys. 60, R123–R160 (1986).

    Article  Google Scholar 

Download references

Acknowledgements

This work was supported in part by the Semiconductor Research Corporation (SRC) nCore Innovative Materials and Processes for Accelerated Compute Technologies (IMPACT) Center and in part by the Air Force Office of Scientific Research (AFOSR) and SRC/Defense Advanced Research Projects Agency (DARPA) Joint University Microelectronics Program (JUMP) Applications and Systems-driven Center for Energy Efficient integrated Nano Technologies (ASCENT) Center.

Author information

Authors and Affiliations

Authors

Contributions

P.D.Y. and M.S. conceived the idea and proposed the ALD In2O3 scaling research. M.S. developed the ALD process of In2O3 as a high-performance oxide semiconductor. M.S. and Z.L. performed the device fabrication, electrical measurement and analysis on thickness and EOT scaling of ALD In2O3 devices. Z.L. and M.S. conducted the channel length scaling of ALD In2O3 devices down to 8 nm. Z.C., X.S. and H.W. performed the STEM and EDX measurements. M.S. and P.D.Y. co-wrote the manuscript and all the authors commented on it.

Corresponding author

Correspondence to Peide D. Ye.

Ethics declarations

Competing interests

The authors declare no competing interests.

Peer review

Peer review information

Nature Electronics thanks Seong Keun Kim and the other, anonymous, reviewer(s) for their contribution to the peer review of this work.

Additional information

Publisher’s note Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Supplementary information

Supplementary Information

Supplementary Figs. 1–4 and Table 1.

Rights and permissions

Reprints and permissions

About this article

Check for updates. Verify currency and authenticity via CrossMark

Cite this article

Si, M., Lin, Z., Chen, Z. et al. Scaled indium oxide transistors fabricated using atomic layer deposition. Nat Electron 5, 164–170 (2022). https://doi.org/10.1038/s41928-022-00718-w

Download citation

  • Received:

  • Accepted:

  • Published:

  • Issue Date:

  • DOI: https://doi.org/10.1038/s41928-022-00718-w

This article is cited by

Search

Quick links

Nature Briefing

Sign up for the Nature Briefing newsletter — what matters in science, free to your inbox daily.

Get the most important science stories of the day, free in your inbox. Sign up for Nature Briefing