# nature communications

Article

https://doi.org/10.1038/s41467-023-37887-x

# Wafer-scale high-ĸ dielectrics for twodimensional circuits via van der Waals integration

Received: 8 November 2022

Accepted: 4 April 2023

Published online: 24 April 2023

Check for updates

Zheyi Lu<sup>1</sup>, Yang Chen<sup>1</sup>, Weiqi Dang<sup>2</sup>, Lingan Kong<sup>1</sup>, Quanyang Tao<sup>1</sup>, Likuan Ma<sup>1</sup>, Donglin Lu<sup>1</sup>, Liting Liu<sup>1</sup>, Wanying Li<sup>1</sup>, Zhiwei Li<sup>1</sup>, Xiao Liu<sup>1</sup>, Yiliu Wang<sup>1</sup>, Xidong Duan  $\mathbb{O}^2$ , Lei Liao  $\mathbb{O}^1$  & Yuan Liu  $\mathbb{O}^1 \boxtimes$ 

The practical application of two-dimensional (2D) semiconductors for highperformance electronics requires the integration with large-scale and highquality dielectrics—which however have been challenging to deposit to date, owing to their dangling-bonds-free surface. Here, we report a dry dielectric integration strategy that enables the transfer of wafer-scale and high-k dielectrics on top of 2D semiconductors. By utilizing an ultra-thin buffer layer, sub-3 nm thin Al<sub>2</sub>O<sub>3</sub> or HfO<sub>2</sub> dielectrics could be pre-deposited and then mechanically dry-transferred on top of MoS<sub>2</sub> monolayers. The transferred ultra-thin dielectric film could retain wafer-scale flatness and uniformity without any cracks, demonstrating a capacitance up to 2.8  $\mu$ F/cm<sup>2</sup>, equivalent oxide thickness down to 1.2 nm, and leakage currents of ~10<sup>-7</sup> A/cm<sup>2</sup>. The fabricated top-gate MoS<sub>2</sub> transistors showed intrinsic properties without doping effects, exhibiting on-off ratios of ~107, subthreshold swing down to 68 mV/ dec, and lowest interface states of 7.6×10<sup>9</sup> cm<sup>-2</sup> eV<sup>-1</sup>. We also show that the scalable top-gate arrays can be used to construct functional logic gates. Our study provides a feasible route towards the vdW integration of high- $\kappa$  dielectric films using an industry-compatible ALD process with well-controlled thickness, uniformity and scalability.

Two-dimensional (2D) semiconductors are considered as promising candidates for next-generation electronic devices because of their atomically thin body thickness with superior gate controllability, dangling-bonds-free surface as well as higher carrier mobility<sup>1–5</sup>. To construct large-scale circuits, the integration of high-quality dielectric on 2D semiconductor surface is of great importance. In modern silicon microelectronics, atomic layer deposition (ALD) process has been widely applied for depositing high- $\kappa$  dielectrics (e.g., Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>) on semiconducting channel, owning to its ability to scalable integrate high-quality films with well-controlled thickness<sup>6,7</sup>. However, applying the existing state-of-the-art ALD process on 2D semiconductors is

challenging due to their pristine surface without any dangling bonds for chemical reaction  $^{8-10}$ .

Considerable efforts have been devoted to deposit high-quality dielectric on 2D surface through interface engineering. Early attempts modified the 2D surface through plasma pre-treatment by intentionally creating defect sites or new dangling bonds (e.g., S vacancy or Mo-O bonds for MoS<sub>2</sub>), which can be activated to enable following ALD process. However, the modification of 2D surface typically introduce trap states and damages to delicate 2D lattice, degrading their intrinsic properties<sup>II-13</sup>. Alternatively, thin polymer or molecular layer could serve as a buffer to support the nucleation of high- $\kappa$  dielectrics on 2D

<sup>1</sup>Key Laboratory for Micro-Nano Optoelectronic Devices of Ministry of Education, School of Physics and Electronics, Hunan University, Changsha 410082, China. <sup>2</sup>Hunan Key Laboratory of Two-Dimensional Materials, State Key Laboratory for Chemo/Biosensing and Chemometrics, College of Chemistry and Chemical Engineering, Hunan University, Changsha 410082, China. 🖂 e-mail: yuanliuhnu@hnu.edu.cn

surface without altering their intrinsic structures and properties<sup>14,15</sup>. However, these buffer layers typically exhibit poor stability and low dielectric constant, serving as a series capacitance and weakening the overall gate controllability. Recently, van der Waals insulators (such as BN, mica, CaF<sub>2</sub>, perovskite)<sup>16-22</sup> have been explored as gate dielectric for 2D transistors, because they could form van der Waals (vdW) interfaces with minimized trap states and damages to the underlying 2D semiconductors. However, synthesizing large-scale vdW dielectric is challenging, especially for multilayer dielectrics with desired thickness<sup>16,18</sup>. In addition, recent study suggested that these layered dielectrics typically demonstrate poor insulating behavior and large leakage current owning to vdW gap within vertical direction, limiting their practical application for low-power electronics<sup>23</sup>. Hence, it remains a critical challenge to integrate large-scale and high-quality dielectric on 2D semiconductors, posing an important technological challenge for pushing the performance limit of 2D transistor as well as the practical application of 2D-based integrated circuits.

Here, we report a dry dielectric integration strategy that could transfer wafer-scale high-κ dielectric on top of 2D semiconductors, therefore could maintain their delicate lattice and intrinsic properties. By utilizing an ultra-thin PVA (polyvinyl alcohol) as sacrifice layer, sub-3 nm thick Al<sub>2</sub>O<sub>3</sub> or HfO<sub>2</sub> dielectrics could be pre-deposited and then mechanically dry-released and dry-laminated on top of wafer-scale MoS<sub>2</sub> monolayers. Owning to the low strain induced during drylamination process (compared to conventional wet-transfer process), the transferred ultra-thin dielectric film could retain wafer-scale flatness and uniformity without any cracks, demonstrating high capacitance of 2.8 µF/cm<sup>2</sup>, small equivalent oxide thickness (EOT) of 1.2 nm, low leakage current of 10<sup>-7</sup> A/cm<sup>2</sup>, and high breakdown field of 6 MV/ cm, consistent with the as-deposited high-κ dielectrics. Taking the advantage of weakly coupled vdW dielectric interface, the fabricated top-gate MoS<sub>2</sub> transistor arrays exhibit intrinsic properties without any doping effect, demonstrating high on-off ratio of 10<sup>7</sup>, low subthreshold swing of 68 mV/dec, and lowest interface states of  $7.6 \times 10^9$  cm<sup>-2</sup> eV<sup>-1</sup>. This is in great contrast to conventional previous ALD process with strong doping effect to 2D channel with much reduced on-off ratio<sup>24</sup>. The scalable fabrication of large-area top-gate transistors further enabled the construction of functional logic gates and computational circuits, including an NOT, NAND, NOR, AND and XOR gates. Our study not only demonstrate a vdW approach to integrate high-κ dielectrics on 2D semiconductors using industry-compatible ALD process with well-controlled thickness and uniformity, but also provide a dry and wafer-scale integration process of different dielectrics and bulk materials. It may also provide exciting implications for various delicate materials beyond 2D semiconductors (such as perovskite, organic monolayers) that are previously plagued by the ill-defined dielectricsemiconductor interface (e.g., with the dangling-bonds-free surface) or are highly prone to degradation during the dielectric deposition process, therefore enable the investigation of fundamental physics and high-performance devices not previous possible.

## Results

#### Dry transfer process of wafer-scale high-κ dielectrics

The transfer processes of high- $\kappa$  dielectric are schematically illustrated in Fig. 1a–c, and also detailed in Methods section. In brief, ultra-thin PVA layer (9 nm thick) is first spin-coated on top of a functionalized silicon wafer, serving as a buffer layer for the following ALD process. Next, 2-inch-size Al<sub>2</sub>O<sub>3</sub> with various thickness are directly deposited on the PVA surface through ALD process, and the deposited thickness can be well-controlled through deposition cycles. The PVA/Al<sub>2</sub>O<sub>3</sub> stack could then be mechanically peeled-off from the silicon wafer using a thermal release tape, and the exposed bottom PVA layer could be dry-etched through O<sub>2</sub> plasma, as schematics illustrated in Fig. 1b. The dry-peeling and dry-etching processes here is important to avoid solution-induced random strains during wet-etching process, and is essential to ensure a continuous dielectric film in wafer-scale without any cracks and residues<sup>25,26</sup>. Finally, the released Al<sub>2</sub>O<sub>3</sub> film could be transferred and laminated onto large-scale MoS<sub>2</sub> monolayer (grown by chemical vapor deposition) by heating the sample to decrease the adhesion force between tape and high- $\kappa$  dielectric film (Fig. 1c). The corresponding optical images of wafer-scale transfer process is also shown in Fig. 1a–c and Supplementary Movie 1.

The use of thin PVA buffer layer here is essential to transfer waferscale and uniform high-k dielectric, due to the following reasons. First, PVA has a relatively high melting temperature of 230 °C (ref. 27), which could still demonstrate low adhesion force after the ALD process and can be mechanically peeled-off. For other conventional polymer buffers (such as polymethyl methacrylate (PMMA), polypropylene carbonate (PPC)), they will be either partially melted or deformed after the ALD process and can not be released from substrate, as shown in Supplementary Fig. 1. Second, the spin-coated PVA buffer is thin enough (~9 nm), and could be easily dry-etched using gentle plasma treatment. More importantly, the thin PVA layer still demonstrates atomic flat surface (0.36 nm roughness, Supplementary Fig. 2) while retaining sufficient dangling bonds for following ALD process, which is essential to deposit ultra-thin and flat dielectric film. For other 2D buffer layers such as graphene, although they could sustain higher deposition temperature for emerging dielectric, sub-5 nm thick and high-quality dielectric is challenging to deposited owning to its dangling-bonds-free surface<sup>10</sup>. Third, strain is unavoidable during transfer process during the bending of the holding substrate, especially for wafer-scale transfer of dielectric film with brittle lattice. Using 9 nm thin PVA layer here, the applied strain during the dry-transfer process could also be minimized since strain is proportional to the substrate thickness, leading to uniform and wafer-scale dielectric layer without any cracks, as shown in Supplementary Fig. 3. We also applied the XPS (X-ray photoelectron spectroscopy) to examine the properties of Al<sub>2</sub>O<sub>3</sub> during our transfer process, where consistent XPS peaks are observed, as shown in Supplementary Fig. 4.

Figure 1d shows the AFM measurement of the Al<sub>2</sub>O<sub>3</sub> bottom surface after dry peeling-off, where crack-free and flat surface is observed with small root-mean-square (RMS) roughness of 0.3 nm. The transferred film is not only uniform in small regions, but also demonstrates flat surface across the whole transferred film in wafer size. To demonstrate this, we have contacted AFM measurement over hundreds of locations across a 2-inch transferred film, and each location have a scanning area of  $10 \,\mu\text{m} \times 10 \,\mu\text{m}$  (with a spacing of -2 mm between two adjacent locations). The RMS of each location could be obtained by analyzing the corresponding AFM height profile, where the 100 different RMS roughness data are plotted in two-dimensional graph in Fig. 1e. Furthermore, stair meter is applied to measure the surface morphology of Al<sub>2</sub>O<sub>3</sub>, demonstrating flat surface across millimeter region, as shown in Supplementary Fig. 5.

Furthermore, the demonstrated thin film transfer process is not only limit to  $Al_2O_3$ , and could be well extended to other oxide thin films including insulating HfO<sub>2</sub>, semiconducting IGZO (indium gallium zinc oxide), and conducting ITO (indium tin oxide), as long as they can by deposited on the sacrifice PVA buffer, as shown in Supplementary Fig. 6. Here, as a proof-of-concept illustration, 2-inch-size HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> films are layer-by-layer transferred together, demonstrate a vdW Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub>/ Al<sub>2</sub>O<sub>3</sub> superlattice in wafer scale, as shown in Fig. 1f. Using this approach, building up more complex heterostructure of oxide materials with various functions could be an interest topic for future investigation without previous limits of lattice matching or process compatibility.

#### Dielectric properties of transferred oxide film

In order to study the dielectric properties of the transferred dielectric films, we have fabricated metal-insulator-metal structure (using transferred dielectric) and conducted corresponding I-V measurement and C-V measurement. As illustrated in Fig. 2a, the MIM device is fabricated



**Fig. 1** | **Wafer-scale high-κ dielectric layers transfer process and characterization. a–c** Schematics and optical images of wafer-scale dielectric lamination process with three steps: pre-deposition on PVA sacrifice layer using ALD process (**a**), dielectric dry peeling-off (**b**), and dielectric lamination on top of target substrate (**c**). **d** AFM height measurement for the bottom side of transferred Al<sub>2</sub>O<sub>3</sub> with a

small RMS surface roughness of 0.3 nm, demonstrating atomic scale flat surface. **e** AFM surface roughness mapping of the 2-inch transferred film by measuring the RMS roughness over hundreds of locations across the wafer. **f** Layer-by-layer lamination of 2-inch-size  $Al_2O_3$  and  $HfO_2$  dielectric film, demonstrating a vdW  $Al_2O_3/HfO_2/Al_2O_3$  oxide superlattice in wafer scale.

on glass substrate to avoid parasite capacitance between probing pads, and the effective capacitor size is  $20 \times 20 \,\mu\text{m}^2$ . We note the top metal is also vdW laminated within MIM structure using our previous method<sup>28</sup>, to avoid the damages of thin dielectrics during the conventional metal evaporation process. The I-V curve of transferred Al<sub>2</sub>O<sub>3</sub> is measured at room temperature under vacuum environment (10<sup>-4</sup> Torr). As shown in Fig. 2b, the leakage current remains below 10<sup>-7</sup> A/cm<sup>2</sup> for all transferred dielectric before breakdown, which is consistent with the Al<sub>2</sub>O<sub>3</sub> directly grown on silicon substrate and is 5 orders of magnitude lower than the low-power requirement  $(10^{-2} \text{ A/cm}^2)$  from International Technology Roadmap for Semiconductors (ITRS)<sup>29</sup>, suggesting the transfer process will not impact the original insulating properties of high-κ dielectric film. Furthermore, the breakdown voltage of Al<sub>2</sub>O<sub>3</sub> is measured to be 5.4 V, 6.7 V, 8.6 V and 14.3 V for 4.5-nm-thick, 8.3-nm-thick, 11-nm-thick, and 22nm-thick transferred Al<sub>2</sub>O<sub>3</sub> film, respectively, corresponding to breakdown electric fields over 6 MV/cm for all measured thickness (Fig. 2c).

Figure 2d plots the *C*-*V* measurement of the transferred dielectric film with various thickness under high-frequency of 1 MHz. Overall, the measured capacitance decreases with increasing dielectric thickness, and the dielectric constant could be extracted using following equation:  $\varepsilon_{eff} = C_{ax}T_{ax}/\varepsilon_0$ , where  $\varepsilon_{eff}$ ,  $\varepsilon_0$ ,  $C_{ax}$ ,  $T_{ax}$  are effective dielectric constant, vacuum permittivity, dielectric capacitance, and dielectric thickness, respectively. As shown in Fig. 2e, the  $\varepsilon_{eff}$  remains at -7.4 for

Al<sub>2</sub>O<sub>3</sub> thickness above 12 nm, closing to the bulk value of Al<sub>2</sub>O<sub>3</sub>. With decreasing thickness, the  $\varepsilon_{eff}$  gradually decreases and could be attributed to dielectric dead layers between metal and insulator interface<sup>30-32</sup>, where two interfacial capacitances exist at the electrode/ dielectric boundaries and act as series-capacitance, leading to reduce dielectric constant with film thickness decrease, consistent with previous study of directly deposited Al<sub>2</sub>O<sub>3</sub> dielectric<sup>33</sup>. Similarly, the capacitance of transferred HfO<sub>2</sub> film is also measured, displaying a similar trend (Fig. 2f and Supplementary Fig. 7). The thinnest thickness for transferred Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub> is 3 and 2.6 nm, respectively, and further reducing the dielectric thickness leads to much increased leakage current, as shown in Supplementary Fig. 8. The highest dielectric capacitance we could achieve is 2.5 µF/cm<sup>2</sup> at 1 MHz and 2.8 µF/cm<sup>2</sup> at 1 kHz, corresponding to an EOT of 1.38 nm and 1.2 nm, respectively. The relationship between the capacitance and measurement frequency is further plotted in Supplementary Fig. 9. In additional, we also test the thermal stability of vdW dielectric, where consistent capacitance is observed with temperature up to 500 °C, as shown in Supplementary Fig. 10.

#### Electrical properties of 2D vdWs top-gate transistors

Within our approach, the dielectric is physically laminated on top of monolayer  $MoS_2$  with a weakly-coupled semiconductor-dielectric



Fig. 2 | Dielectric properties of transferred oxide films. a Schematic of metalinsulator-metal (MIM) device structure for capacitance measurement. **b** The leakage current density as a function of applied voltage for transferred  $Al_2O_3$  with various thickness. Low leakage current of  $10^{-6}$  A/cm<sup>2</sup> are observed before dielectric breakdown. **c** Breakdown voltage of the transferred dielectric, where high breakdown electric field over 6 MV/cm are demonstrated. **d**, **e** Capacitance-voltage (C–V)

characteristic of transferred Al<sub>2</sub>O<sub>3</sub> with various thickness at 1 MHz measurement frequency (**d**), and its corresponding dielectric constant. **f** Capacitance-voltage (C–V) characteristic transferred HfO<sub>2</sub> (1 MHz frequency) with various thickness, demonstrating highest capacitance of 2.5  $\mu$ F/cm<sup>2</sup>. The error bars from **c**, **e** are extracted from three devices.

interface, and therefore could maintain the intrinsic properties of delicate monolaver channel. To demonstrate this, back-gated MoS<sub>2</sub> transistor arrays are first fabricated using CVD-grown MoS<sub>2</sub> monolayer, where Ag/Au (30/20 nm) are thermally deposited as the sourcedrain electrodes, highly doped silicon and 300 nm thick SiO<sub>2</sub> are used back-gate electrode and back-gate dielectric, respectively. The  $I_{ds}$ - $V_{\sigma}$ transfer curve and  $I_{ds}$ - $V_{ds}$  output curve of the back-gated transistor are first measured in a probe station under vacuum (10<sup>-4</sup>Torr). As shown in Supplementary Fig. 11, the devices exhibit linear output curve with intrinsic n-type behavior, consistent with previous reports for CVD-grown monolayer MoS<sub>2</sub> (refs. 34, 35). Afterwards, two different dielectric integration methods are applied to deposit 10 nm thick Al<sub>2</sub>O<sub>3</sub> dielectrics on the same transistor array. The first method is using our transfer approach by laminating the pre-fabricated Al<sub>2</sub>O<sub>3</sub> film, and the other is using conventional seed-assisted growth<sup>24</sup> by thermally depositing 1 nm Al seeds and then directly conducted ALD process on MoS<sub>2</sub> surface. As shown in Fig. 3a, the seed-assisted growth method strongly n-dopes and degrades MoS<sub>2</sub> for all 50 transistors measured, where the off-state current increases and the on-off ratio decreases 3 orders of magnitudes. In the meantime, the threshold voltage (defined as  $I_{ds}$  of 0.1 nA/µm) also shifts to negative direction compared to their intrinsic state (from -13 V to -36 V). This strong doping behavior is consistent with previous literatures using seed-assisted ALD approach, owning to the high-energy seed deposition process and chemical reaction during ALD process<sup>24</sup>. In contrast, for devices with transferred Al<sub>2</sub>O<sub>3</sub> dielectric, the off-state current and the on-off ratio remains similar to their intrinsic state, as shown Fig. 3b. On the other hand, the threshold voltage also negatively shifts a very small value of 0.8 V after transferred  $Al_2O_3$  (Fig. 3c), and could be largely attributed to the change of top-dielectric environment (from vacuum to Al<sub>2</sub>O<sub>3</sub>), rather than the intrinsic defects or dielectric-MoS<sub>2</sub> reaction during the integration process. To confirm this, we have mechanically peeled the transferred  $Al_2O_3$  film from  $MoS_2$  transistor and measured the transfer curve again. As shown in Supplementary Fig. 12, the threshold voltage restores to their originally state (as-fabricated device without top dielectric) without any doping effect, suggesting the intrinsic  $MoS_2$ channel is not impacted during the dielectric integration process. Importantly, the ability to peel the transferred  $Al_2O_3$  film is another strong indicator for the weakly interacted dielectric- $MoS_2$  interfaces, in contrast to directly deposited dielectric-2D interfaces that can not be separated once fabricated.

To further confirm the vdW dielectric interface with minimized impact to 2D channel. We have applied the Raman and PL (photoluminescence) to characterize the monolayer  $MoS_2$  before and after dielectric integration. As shown in Supplementary Fig. 13, the Raman peaks (*E* peak and  $A_1$  peak) of the monolayer  $MoS_2$  remain identical before and after vdW integrating the  $Al_2O_3$ , indicating nonobservable doping effect. Similarly, PL measurement also shows a consistent peak position ~1.87 eV before and after integrating  $Al_2O_3$ , suggesting the minimized charge transfer between dielectric membrane and the underlayer  $MoS_2$ . Furthermore, we have plotted the PL and Raman mapping data in Supplementary Fig. 13, and uniform mapping results are observed for both samples before and after  $Al_2O_3$ integrating.

Without altering the 2D intrinsic properties, our approach could be used to fabricate high-performance top-gate transistors. As shown in Fig. 3d, large-scale top-gate transistor arrays are fabricated by transferring 10 nm Al<sub>2</sub>O<sub>3</sub> films on MoS<sub>2</sub>, followed by depositing 10/40 nm Ti/Au as the gate electrodes, and the channel length and width are 5  $\mu$ m and 2  $\mu$ m, respectively. Owning to the high-quality transferred top-gate dielectric, high on-off ratio over 10<sup>7</sup> could be achieved under low operation voltage of 1 V (both  $V_g$  and  $V_{ds}$ ), demonstrating lowest sub-threshold swing (SS) of 68 mV/dec. We note the operation voltage can be further decreased to 0.5 V by laminating thinner dielectric with



**Fig. 3** | **Electrical characterization of MoS**<sub>2</sub> **transistors with transferred dielectrics. a** The  $I_{ds}$ - $V_g$  transfer characteristic of 100 back-gate MoS<sub>2</sub> transistors with both transferred Al<sub>2</sub>O<sub>3</sub> (red lines) or direct ALD Al<sub>2</sub>O<sub>3</sub> (blue lines) with the representative MoS<sub>2</sub> transfer cruve highlighted. **b**, **c** The statistic distribution of on/off ratio (**b**) and threshold voltage shift (**c**) of back-gate MoS<sub>2</sub> FETs with transferred Al<sub>2</sub>O<sub>3</sub> and direct ALD Al<sub>2</sub>O<sub>3</sub>, respectively, where the solid line is fitted through Gaussian fitting. The devices with transferred dielectric exhibt higher on-off ratio, minimized doping effect. **d** Optical image of top-gate MoS<sub>2</sub> transistor array

fabricated by transferred Al<sub>2</sub>O<sub>3</sub> dielectric. Scale bar is 200 µm and 50 µm (inset). **e** The double-sweep transfer characteristic of a top-gate MoS<sub>2</sub> FET fabricated by transferred Al<sub>2</sub>O<sub>3</sub> as the top-gate dielectric, demonstrating small hysteresis value of 10 mV (inset). **f** The normalized hysteresis (Norm.  $\Delta V_{\rm H}$ ) as a function of sweeping speed, and as a function of source-drain current (inset). The Norm.  $\Delta V_{\rm H}$  is calculated by using  $\Delta V_{\rm H}/E_{\rm g}$ , where  $\Delta V_{\rm H}$  is the hysteresis and  $E_{\rm g}$  is the gate electric field. The error bars from **f** are extracted from three devices.

smaller EOT (Supplementary Fig. 14), which is desired for low-power operation. Importantly, nearly hysteresis-free switching behavior is also observed, with small hysteresis for all gate sweeping speeds (ranging from 0.06 V/s to 3 V/s. Fig. 3e. f). The lowest hysteresis is 10 mV for topgate measurement, which is one of lowest value for 2D top-gate dielectric (Supplementary Table S1), further suggesting the clean interface between transferred dielectric and channel materials with minimized defects and interface states (Dit) using vdW dielectric integration<sup>36</sup>. The  $D_{it}$  could be further extracted from 1/f noise approach (Method section and Supplementary Fig. 15), exhibiting small value of 7.6×10<sup>9</sup> cm<sup>-2</sup> eV<sup>-1</sup>, much smaller compared to metal-buffered ALD process<sup>37</sup>. Importantly, our top-gate devices show similar electrical properties and negligible hysteresis after 3 weeks storage as show in Supplementary Fig. 16, indicating the dielectric/semiconductor interface is long-term stable. Our vdW dielectric integration method is not only limited to MoS<sub>2</sub>, and also could be extended to other 2D semiconductors. To demonstrate this, we have fabricated monolayer WSe<sub>2</sub> transistors using Au as the contact metal. As shown in Supplementary Fig. 17, the as-fabricated WSe<sub>2</sub> transistor demonstrate p-type  $I_{ds}$ - $V_{gs}$  transfer curve using 300 nm thick SiO<sub>2</sub> as back-gate dielectric. After vdW laminating 10 nm Al<sub>2</sub>O<sub>3</sub> on top of the device, identical device behavior is observed, suggesting the dielectric integration won't impact the intrinsic behavior of WSe<sub>2</sub> transistors. Furthermore, we have measured the top-gate WSe<sub>2</sub> device properties using vdW Al<sub>2</sub>O<sub>3</sub> as the top-dielectric, and the device exhibits decent high on-off ratio over 10<sup>6</sup> and small hysteresis, indicating our method is a universal approach and could be used to fabricate complementary logic circuits.

#### Large-scale logic circuits using top-gate MoS<sub>2</sub> transistors

The ability to transfer uniform and large-area dielectric films allow us to fabricate more complex devices, such as logic gates and computational circuits. To this end, we constructed monolaver MoS<sub>2</sub> (CVD-grown) top-gated transistors arrays using transferred Al<sub>2</sub>O<sub>3</sub> as the top dielectric, where a NMOS logic inverter by connecting two transistors in series. As shown in the inset of Fig. 4a, the gate electrode and source electrode of left transistor (T1) is connected as a pull-up resistor. When a negative  $V_{in}$  is applied, the right transistor (T2) is switched-off and the device generates a large  $V_{out}$ . On the other hand, when a positive  $V_{in}$  is applied, the right transistor is switched-on and the  $V_{out}$  is zero, leading to function of NMOS inverter<sup>38</sup>. The voltage transfer characteristics of the resulting inverter demonstrates sharp voltage transition with input voltage, yielding a voltage gain of ~50 (Fig. 4a). The demonstrated high voltage gain is essential for the function of signal transmission and logic operation in integrated circuits. We have further constructed more complex logic circuits, NAND, NOR, AND gates by integrating multiple top-gate MoS<sub>2</sub> FETs, and achieved the desired logic functions (Fig. 4b-d). The successful realization of these basic logic functions allows us to further construct more complect XOR logic. The XOR gate is integrated by using 4 NAND gates and realizes the corresponding logic function (Fig. 4e, f). The successful construction of the XOR gate show that our method of wafer-scale dielectric lamination can also build the basic computational circuit, further demonstrates the exciting potential for our method in large-area integrated circuits.

#### Discussion

In summary, we demonstrate a dry dielectric integration strategy that could transfer wafer-scale  $Al_2O_3$  and  $HfO_2$  on top of 2D semiconductors. The process is compatible with well-developed ALD process and the transferred dielectric film is wafer-scale uniform, demonstrating small equivalent oxide thickness down to 1.2 nm, as well as low leakage current and high breakdown field. Taking the



**Fig. 4** | **Large-scale logic circuit made by vdWs dielectric integration method. a** The output voltage (black line and left axis) versus input voltage  $V_{in}$  and voltage gain (red line and right axis) as a function of  $V_{in}$  of a NMOS inverter under  $V_{dd}$ -S V. The corresponding optical image is shown as inset. **b**-**d** Output voltage and corresponding optical image (inset) of NAND gate (**b**), NOR gate (**c**) and AND gate (**d**)

at for typical input voltage with drain supply voltage at 5 V. **e**, **f** Optical image (**e**) and output-input logic functions (**f**) of a monolayer  $MoS_2 XOR$  gate.  $V_{dd}$ , drain supply voltage;  $V_{in}$ , input voltage;  $V_{out}$ , output voltage; INA: input A; INB: input B; GND: ground. The scale bars for all-optical images are 50  $\mu$ m.

advantage of vdW dielectric-semiconductor interface, the intrinsic properties of  $MoS_2$  are well-retained during the dielectric integration process, where the top-gate transistor exhibits intrinsic properties with high on-off ratio of  $10^7$ , small subthreshold swing of 68 mV/dec, and importantly, lowest interface states of  $7.6 \times 10^9$  cm<sup>-2</sup> eV<sup>-1</sup>. We have also constructed functional logic gates and computational circuits, including an NOT, NAND, NOR, AND, and XOR gates. Our study provides a feasible approach to integrate high- $\kappa$  dielectrics on 2D semiconductors in wafer-scale, and is compatible with standard ALD process with well-controlled thickness and uniformity. This low-energy dielectric integration approach could be further extended to various delicate semiconductors beyond 2D semiconductors (such as perovskite, organic monolayers), which are previously plagued by the ill-defined dielectric-semiconductor interface or are highly prone to degradation during the dielectric deposition process.

## Methods

#### Wafer-scale high-ĸ dielectric layers transfer process

First, PMMA (495 A4, purchased from Kayaku Advanced Materials) is spin-coated (speed 3000 rpm) on SiO<sub>2</sub> sacrificial substrate to functionalize the wafer, followed by baking at 150 °C for 2 mins. Next, 9 nm thick PVA layer is spin-coated on top of PMMA. Afterward, atomic layer deposition is conducted using TALD-100 A equipment at 150 °C and this temperature does not destroy the PMMA, and the deposited thickness can be well-controlled through deposition cycles. We used trimethyl aluminum and water as the precursors for  $Al_2O_3$  and the tetrakis (dimethylamido) hafnium and water as the precursors for HfO<sub>2</sub>.

After depositing the dielectrics film,  $5 \mu m$  PMMA is immediately spin-coated as the support polymer layer, where the PMMA/dielectric/ PVA stack could be mechanically peeled-off using thermal release tape or PDMS (polydimethylsiloxane) stamp. The bottom PVA sacrifice layer is dry removed using O<sub>2</sub> plasma with 100 W power and the etching time is 90 s. Finally, the PMMA/dielectric is dry-laminated on the target substrate at a temperature of 120  $^{\circ}$ C and the PMMA support layer is removed using acetone or trichloromethane.

#### MoS<sub>2</sub> transistors fabrication and electrical measurement

CVD-grown monolayer MoS<sub>2</sub> is transferred to highly doped silicon substrate covered with 300 nm thick SiO<sub>2</sub>. The MoS<sub>2</sub> is then patterned into rectangle stripes using conventional photolithography and O<sub>2</sub> plasma etching. Next, 30/20 nm Ag/Au electrode pairs are fabricated as source and drain electrode through e-beam lithography and thermal deposition. The electrical measurement is conducted using Agilent B1500A semiconductor analyzer under the vacuum of  $10^{-4}$  Torr. The *C*-*V* characteristics of different frequencies of MIM devices is conducted using Agilent 4294 A LCR meter under vacuum at  $10^{-4}$  Torr.

#### Interface states extraction

Interface states  $D_{it}$  is extracted by 1/f noise method which need to measure the spectral density of top-gate transistor using transferred Al<sub>2</sub>O<sub>3</sub> film as gate dielectric at different frequency. And the  $D_{it}$  could be

extracted from the following equation<sup>39</sup>: 
$$\frac{S_I}{I_{cs}^2} = \left(\frac{g_m}{I_{ds}}\right)^2 S_{Vfb}$$
;  $S_{Vfb} = \frac{q^2 K_B T D_{it}}{WL C_{os}^2 f}$ ,  
where  $S_I$  is spectral density,  $g_m$  is the gate transconductance,  $S_{Vfb}$  is the  
flat band voltage spectral density,  $q$  is the electronic charge,  $K_B$  is the  
Boltzmann constant,  $T$  is the temperature,  $W$  and  $L$  are the width and  
the length of the channel,  $C_{ox}$  is the gate capacitance per unit area,  
respectively.

#### Data availability

Relevant data supporting the key findings of this study are available within the article and the Supplementary Information file. All raw data generated during the current study are available from the corresponding authors upon request.

# Article

# References

- Novoselov, K. S., Mishchenko, A., Carvalho, A. & Neto, A. C. 2D materials and van der Waals heterostructures. *Science* 353, aac9439 (2016).
- 2. Liu, C. et al. Two-dimensional materials for next-generation computing technologies. *Nat. Nanotechnol.* **15**, 545–557 (2020).
- Novoselov, K. S. et al. Electric field effect in atomically thin carbon films. Science **306**, 666–669 (2004).
- Radisavljevic, B., Radenovic, A., Brivio, J., Giacometti, V. & Kis, A. Single-layer MoS<sub>2</sub> transistors. *Nat. Nanotechnol.* 6, 147–150 (2011).
- Wang, Q. H., Kalantar-Zadeh, K., Kis, A., Coleman, J. N. & Strano, M. S. Electronics and optoelectronics of two-dimensional transition metal dichalcogenides. *Nat. Nanotechnol.* 7, 699–712 (2012).
- Dingemans, G. et al. Influence of the oxidant on the chemical and field-effect passivation of Si by ALD Al<sub>2</sub>O<sub>3</sub>. *Electrochem. Solid-State Lett.* 14, H1 (2010).
- Kimoto, K. et al. Coordination and interface analysis of atomic-layerdeposition Al<sub>2</sub>O<sub>3</sub> on Si (001) using energy-loss near-edge structures. Appl. Phys. Lett. 83, 4306–4308 (2003).
- 8. Dang, W. et al. Ultimate dielectric scaling of 2D transistors via van der Waals metal integration. *Nano Res.* **15**, 1603–1608 (2022).
- Kim, H. G. & Lee, H.-B.-R. Atomic layer deposition on 2D materials. Chem. Mater. 29, 3809–3826 (2017).
- Wang, X., Tabakman, S. M. & Dai, H. Atomic layer deposition of metal oxides on pristine and functionalized graphene. *J. Am. Chem.* Soc. **130**, 8152–8153 (2008).
- 11. Wang, J. et al. Integration of high- $\kappa$  oxide on MoS<sub>2</sub> by using ozone pretreatment for high-performance MoS<sub>2</sub> top-gated transistor with thickness-dependent carrier scattering investigation. *Small* **11**, 5932–5938 (2015).
- Park, S. et al. Interface properties of atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub> thin films on ultraviolet/ozone-treated multilayer MoS<sub>2</sub> crystals. ACS Appl. Mater. Interfaces 8, 11189–11193 (2016).
- 13. Zhu, Y. et al. Monolayer molybdenum disulfide transistors with single-atom-thick gates. *Nano Lett.* **18**, 3807–3813 (2018).
- Johns, J. E., Karmel, H. J., Alaboson, J. M. & Hersam, M. C. Probing the structure and chemistry of perylenetetracarboxylic dianhydride on graphene before and after atomic layer deposition of alumina. *J. Phys. Chem. Lett.* **3**, 1974–1979 (2012).
- Li, W. et al. Uniform and ultrathin high-κ gate dielectrics for twodimensional electronic devices. *Nat. Electron.* 2, 563–571 (2019).
- Chen, T.-A. et al. Wafer-scale single-crystal hexagonal boron nitride monolayers on Cu (111). *Nature* 579, 219–223 (2020).
- Kingon, A. I., Maria, J.-P. & Streiffer, S. Alternative dielectrics to silicon dioxide for memory and logic devices. *Nature* 406, 1032–1038 (2000).
- Wang, L. et al. Epitaxial growth of a 100-square-centimetre singlecrystal hexagonal boron nitride monolayer on copper. *Nature* 570, 91–95 (2019).
- Wen, C. et al. Dielectric properties of ultrathin CaF<sub>2</sub> ionic crystals. Adv. Mater. **32**, 2002525 (2020).
- Illarionov, Y. Y. et al. Ultrathin calcium fluoride insulators for twodimensional field-effect transistors. *Nat. Electron.* 2, 230–235 (2019).
- 21. Huang, J.-K. et al. High-κ perovskite membranes as insulators for two-dimensional transistors. *Nature* **605**, 262–267 (2022).
- Yang, A. J. et al. Van der Waals integration of high-κ perovskite oxides and two-dimensional semiconductors. *Nat. Electron.* 5, 233–240 (2022).
- 23. Illarionov, Y. Y. et al. Insulators for 2D nanoelectronics: the gap to bridge. *Nat. Commun.* **11**, 3385 (2020).

- McClellan, C. J., Yalon, E., Smithe, K. K., Suryavanshi, S. V. & Pop, E. High current density in monolayer MoS<sub>2</sub> doped by AlO<sub>x</sub>. ACS Nano 15, 1587–1596 (2021).
- Schranghamer, T. F., Sharma, M., Singh, R. & Das, S. Review and comparison of layer transfer methods for two-dimensional materials for emerging applications. *Chem. Soc. Rev.* 50, 11032–11054 (2021).
- 26. Yang, S.-J. et al. All-dry transfer of graphene film by van der Waals interactions. *Nano Lett.* **19**, 3590–3596 (2019).
- Xu, Z., Lu, Y. & Guo, Q. Bioinspired strategy for tuning thermal stability of PVA via hydrogen-bond crosslink. *Compos. Sci. Technol.* 118, 16–22 (2015).
- 28. Liu, Y. et al. Approaching the Schottky–Mott limit in van der Waals metal–semiconductor junctions. *Nature* **557**, 696–700 (2018).
- 29. Auth, C. et al. A 22nm high performance and low-power CMOS technology featuring fully-depleted tri-gate transistors, selfaligned contacts and high density MIM capacitors. In Proceedings 2012 symposium on VLSI technology (VLSIT). 131–132 (IEEE, 2012).
- Kyeom, K. H. et al. Scaling of equivalent oxide thickness of atomic layer deposited HfO<sub>2</sub> film using RuO<sub>2</sub> electrodes suppressing the dielectric dead-layer effect. *Appl. Phys. Lett.* **101**, 172910 (2012).
- 31. Muller, D. A. et al. The electronic structure at the atomic scale of ultrathin gate oxides. *Nature* **399**, 758–761 (1999).
- 32. Stengel, M. & Spaldin, N. A. Origin of the dielectric dead layer in nanoscale capacitors. *Nature* **443**, 679–682 (2006).
- Ben-Sasson, A. J., Ankonina, G., Greenman, M., Grimes, M. T. & Tessler, N. Low-temperature molecular vapor deposition of ultrathin metal oxide dielectric for low-voltage vertical organic field effect transistors. ACS Appl. Mater. Interfaces 5, 2462–2468 (2013).
- Lin, Y.-C. et al. Wafer-scale MoS<sub>2</sub> thin layers prepared by MoO<sub>3</sub> sulfurization. Nanoscale 4, 6637–6641 (2012).
- Yu, H. et al. Wafer-scale growth and transfer of highly-oriented monolayer MoS<sub>2</sub> continuous films. ACS Nano 11, 12001–12007 (2017).
- Smets, Q. et al. Scaling of double-gated WS<sub>2</sub> FETs to sub-5nm physical gate length fabricated in a 300mm FAB. *In:* Proceedings 2021 IEEE International Electron Devices Meeting 34.32.31–34.32.34 (IEEE, 2021).
- Li, X. et al. Effect of dielectric interface on the performance of MoS<sub>2</sub> transistors. ACS Appl. Mater. Interfaces 9, 44602–44608 (2017).
- Xie, W. et al. Monolithic NMOS digital integrated circuits in 6H-SiC. IEEE Electr. Device Lett. 15, 455–457 (1994).
- Na, J. et al. Low-frequency noise in multilayer MoS<sub>2</sub> field-effect transistors: the effect of high-κ passivation. *Nanoscale* 6, 433–441 (2014).

# Acknowledgements

Y.L. acknowledge the financial support from the National Key R&D Program of China (no. 2021YFA1200503), the National Natural Science Foundation of China (Grant nos. 51991340, 51991341, 52221001, U22A2074), and the science and technology innovation Program of Hunan Province.

# **Author contributions**

Y.L. conceived and supervised the research. Y.L. and Zheyi L. designed the experiments. Zheyi L. performed the device fabrication, electrical measurements, and data analysis. Y.C., L.K., Q.T., L.M., D.L., Zhiwei L., W.L., Y. W., and Lei L. contributed to device fabrication. W.D., Liting L., and X.D. contributed to discussions and data analysis. X.L. contributed to atomic force microscopy measurement and optical characterization. Y.L. and Zheyi L. co-wrote the manuscript. All the authors discussed the results and commented on the manuscript.

# **Competing interests**

The authors declare no competing interests.

# Additional information

Supplementary information The online version contains supplementary material available at https://doi.org/10.1038/s41467-023-37887-x.

**Correspondence** and requests for materials should be addressed to Yuan Liu.

**Peer review information** *Nature Communications* thanks Jing-Kai Huang, Allen Jian Yang and the other, anonymous, reviewer(s) for their contribution to the peer review of this work. Peer reviewer reports are available. **Reprints and permissions information** is available at http://www.nature.com/reprints

**Publisher's note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

**Open Access** This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/ licenses/by/4.0/.

© The Author(s) 2023