Article

# A steep switching WSe<sub>2</sub> impact ionization field-effect transistor

Received: 27 January 2022

Accepted: 30 September 2022

Published online: 14 October 2022

Check for updates

Haeju Choi<sup>1</sup>, Jinshu Li<sup>1</sup>, Taeho Kang<sup>1</sup>, Chanwoo Kang<sup>1</sup>, Hyeonje Son<sup>1</sup>, Jongwook Jeon<sup>2</sup>, Euyheon Hwang  $^{1,3}$   $\boxtimes$  & Sungjoo Lee  $^{1,3}$   $\boxtimes$ 

The Fermi-Dirac distribution of carriers and the drift-diffusion mode of transport represent two fundamental barriers towards the reduction of the subthreshold slope (SS) and the optimization of the energy consumption of field-effect transistors. In this study, we report the realization of steep-slope impact ionization field-effect transistors (I<sup>2</sup>FETs) based on a gate-controlled homogeneous WSe<sub>2</sub> lateral junction. The devices showed average SS down to 2.73 mV/dec over three decades of source-drain current and an on/off ratio of ~10<sup>6</sup> at room temperature and low bias voltages (<1 V). We determined that the lucky-drift mechanism of carriers is valid in WSe<sub>2</sub>, allowing our I<sup>2</sup>FETs to have high impact ionization coefficients and low SS at room temperature. Moreover, we fabricated a logic inverter based on a WSe<sub>2</sub> I<sup>2</sup>FET and a MoS<sub>2</sub> FET, exhibiting an inverter gain of 73 and almost ideal noise margin for high- and low-logic states. Our results provide a promising approach for developing functional devices as front runners for energy-efficient electronic device technology.

After decades of complementary metal-oxide-semiconductor (CMOS) device scaling, the intended improvements in performance and density have been largely achieved. And CMOS devices serve as the main building blocks for modern information processing devices. However, in the past several years, despite advances in crucial processing technologies and the resultant ability to produce smaller feature sizes, it has become clear that conventional device technologies have not kept pace and that scaled device performance has been compromised<sup>1</sup>. Furthermore, as CMOS devices are scaled from generation to generation, power dissipation increases proportionately to increasing transistor density and switching speeds, and power consumption is now becoming a major design challenge<sup>2</sup>, particularly for future energy-efficient low-power devices. The lowpower operation of metal-oxide-semiconductor field-effect transistors is limited by an inability to scale the subthreshold slope (SS) below 60 mV/dec, which is defined by the Boltzmann distribution of carriers and the drift-diffusion mode of transport in devices. As a consequence of this non-scalability of the SS, additional scaling of the supply voltage and threshold voltage is prohibited, and the leakage current increases exponentially.

Many efforts have been made to modify the SS in recent years, including altering the carrier injection mode from diffusion to tunneling-based mechanisms<sup>3-6</sup> or mechanical switching operations<sup>7,8</sup>. One such mechanism for overcoming the aforementioned limitation is utilizing impact ionization<sup>9-11</sup>. The impact ionization FET (I<sup>2</sup>FET) is a reverse-biased p-n junction with a gate-modulated breakdown voltage. The I<sup>2</sup>FET operation is based on impact ionization triggered by a sufficient electric field, providing the high gain switching property of avalanche breakdown with a sharp current transition from the off to the on state based on the impact ionization phenomenon. Therefore, an SS significantly lower than 60 mV/dec can be achieved. Early-stage experimental research has been conducted using conventional semiconducting materials such as  $Si^{12-14}$ ,  $Ge^{15,16}$ , and III-V compounds<sup>10,17</sup>. Although SS values lower than 60 mV/dec have been demonstrated for various fabricated I<sup>2</sup>FET devices, stringent operational conditions, and practically unacceptable levels of scalabilities for the threshold and

<sup>1</sup>SKKU Advanced Institute of Nanotechnology (SAINT), Sungkyunkwan University, Suwon 440-746, Korea. <sup>2</sup>Department of Electrical and Electronics Engineering, Konkuk University, Seoul 05029, Korea. <sup>3</sup>Department of Nano Engineering, Sungkyunkwan University, Suwon 440-746, Korea. © e-mail: euyheon@skku.edu; leesj@skku.edu supply voltages have been observed based on the limits of fundamental material properties. To overcome this issue, alternative device schemes have been proposed<sup>9,11,13</sup>. However, most previous studies have been limited to theoretical analysis using device simulations because of complicated device structures.

Recent advances in 2D materials and their heterostructures have prompted investigations of steep switching FETs. Such studies are promising and based on the unique properties of 2D materials, various versatile electronic properties<sup>18,19</sup>, and the processability of integration on arbitrary substrates without lattice mismatch issues, which facilitates the formation of functional heterostructures<sup>20,21</sup>. Several studies have reported the realization of steep switching transistors fabricated with 2D heterostructures based on quantum mechanical tunneling<sup>3,5,6</sup> and negative capacitance (NC)<sup>22-25</sup> effects. Although experimental realizations of an SS <60 mV/dec have been reported, well-known fundamental tradeoffs for both approaches are still unresolved, including limited on-current drivability for tunneling FETs and hysteresis in NC-FETs. However, very few studies have been reported on I<sup>2</sup>FETs. One pioneering work was reported recently by Gao et al.<sup>9</sup>, who demonstrated a steep SS (0.25 mV/dec) by fabricating a vertical InSe/ BP heterostructured bottom-gate I<sup>2</sup>FET. Their devices also exhibited a low avalanche threshold voltage (<1 V) and low noise figure. Ballistic avalanche phenomena have been claimed as a key point for vertical 2D heterostructure devices. This is likely why device operation with a low SS has been limited to a temperature of 200 K, and room temperature performance has not been demonstrated.

In this paper, we report the realization of a low SS at room temperature by using a homogeneous WSe<sub>2</sub> lateral junction top-gated l<sup>2</sup>FET. Our devices exhibit average SS values (2.73 mV/dec) through six orders of current at room temperature with a high on/off current ratio of -10<sup>6</sup>. It is also demonstrated that the threshold and supply voltages in our devices can be scaled down to <0.5 and <0.9 V, respectively. These excellent performance features can be attributed to the high-impact ionization coefficients of WSe<sub>2</sub>, which has a relatively short ionization mean free path compared to other layered systems. Because the lucky-drift mechanism of carriers is valid in WSe<sub>2</sub>, WSe<sub>2</sub> l<sup>2</sup>FETs have high impact ionization coefficients and a low SS at room temperature.

Furthermore, a 2D-material-based logic inverter was constructed with a serial connection for the WSe<sub>2</sub> l<sup>2</sup>FET as a pull-down transistor and MoS<sub>2</sub> FET as a pull-up transistor. The inverters exhibited a high gain of 73, outperforming most of the previously reported 2D-materialbased inverters. The noise margins of the inverter, namely  $NM_L$  = 0.506  $V_{DD}$  and  $NM_H$  = 0.493, were obtained. These values are close to the ideal noise margin (0.5  $V_{DD}$ ), suggesting that the WSe<sub>2</sub> l<sup>2</sup>FET inverter is highly robust to electrical noise from the environment and desirable for integration into multi-stage logic circuits based on its steep switching capacity. Our results provide a promising approach to efficient carrier multiplication through impact ionization and fundamental strategies for finding potential applications in energy-efficient data-centric computing devices.

## Results and discussions

#### Fabrication and working principle of WSe<sub>2</sub> I<sup>2</sup>FET

Figure 1a presents a schematic of the  $WSe_2$  lateral impact ionization transistor. Our device consists of a few-layer  $WSe_2$  structure for the channel, Au electrodes for the source and drain, and an Au local top-gate electrode. We used deposited  $SiO_2$  as a top-gate dielectric to prevent the source- and top-gate electrodes from sticking together and control the charge distribution in the gate-covered region (gated region) evenly using the top gate. The detailed fabrication process is described in Supplementary Note 1a. In this structure, we define the biased electrode connected to the ungated region as the drain and the grounded electrode connected to the gated region as the source. We modulate the conductance of the gated region by applying the top-

gate voltage. In our device, a back-gate voltage is applied to maintain the gated-channel regions of WSe<sub>2</sub> in their intrinsic state (i.e., charge neutral point of the transfer characteristic, see Supplementary Note 3a). Therefore, under weak top-gate voltages (or no gate voltage), the entire region of WSe<sub>2</sub> is intrinsic (we define the effective channel as the intrinsic region). As the top gate voltage increases, the doping level of the gated region increases. When the gated region is fully metalized at a sufficiently high top-gate voltage, the effective channel length is confined to the ungated region, which increases the electric field in that region. The effective channel length can be reduced by reducing the length of the ungated region. Based on the reduction in the effective channel length, the strength of the electric field increases. As a result, carriers gain sufficiently high energy to excite electron-hole pairs through impact ionization, and carrier multiplication occurs in this reduced ungated region.

When the system is partially metalized, the current-voltage characteristics can be understood through the schematic energy band diagrams of the device, as shown in Fig. 1. The gated region is fully p-doped under a negative top-gate voltage (i.e.,  $V_{CS} < V_{TH}$ , where  $V_{TH}$  is the threshold voltage for impact ionization), whereas the ungated region is intrinsic. Therefore, a p<sup>+</sup>-i abrupt homojunction is formed at the boundary between the gated and ungated regions. In addition, the potential difference is built up at the boundary and the built-in potential is given by  $eV_{\rm bi} = E_{\rm g}/2 + E_{\rm Fh}$ , where  $E_{\rm g}$  is the bandgap of a channel material and  $E_{\rm Fh}$  is the Fermi energy of highly doped hole gas and is determined by carrier density ( $\rho$ ), i.e.,  $E_{\rm Fh} = \hbar^2 \pi \rho / m_p$ , where  $m_p$ is the effective hole mass. When a reverse bias is applied ( $V_{DS} < 0$ ), the built-in potential at the abrupt boundary (p<sup>+</sup>-i junction) blocks the electron current. Although carrier multiplication occurs in the depletion region with a high reverse voltage, the built-in potential barrier blocks effective electronic current. Under a forward bias ( $V_{DS} > 0$ ), holes are injected from the drain electrode, and the hole current begins to flow. Under a moderate bias ( $0 < V_{DS} < V_{BR}$ , where  $V_{BR}$  is the breakdown voltage, i.e., the threshold drain voltage at which the initiation of breakdown occurs), the electric field is not sufficiently strong to produce impact ionization. Consequently, the current is limited by the reverse current of the p<sup>+</sup>-i diode. In this case, the drain current remains the same as the saturation current. As the drain voltage increases further (i.e., the voltage becomes higher than  $V_{BR}$ ), the current rises sharply with the drain bias and breakdown occurs. The fundamental mechanism responsible for this breakdown is impact ionization. Under this condition  $(V_{DS} > V_{BR})$ , the applied large electric field causes carriers to acquire sufficient energy to produce electronhole pairs through impact ionization. Therefore, the drain current increases sharply for  $V_{DS} > V_{BR}$ , as illustrated in Fig. 2a.

In the proposed device structure,  $V_{\rm BR}$  can be reduced to a value smaller than the well-known fundamental limit for impact ionization<sup>26</sup> (i.e.,  $V_{BR} < E_g/e$ ). The partially gated region plays a critical role in reducing the drain voltage required for carrier multiplication. Without the gate voltage (i.e., off-state), the drain-source voltage ( $V_{DS}$ ) produces an electric field,  $\varepsilon = V_{DS}/L$ , in the channel (see Case 4 in Fig. 1), where L is the entire channel length. If the field is relatively weak, the carriers do not gain sufficient energy for impact ionization. When the top-gate voltage was applied (i.e., on-state), the electric field distribution and potential profile changed, as shown in Case 5 in Fig. 1. The channel is divided into a high-field avalanche (ungated) region  $(L_1 < x < L)$  and a carrier drift (gated) region  $(0 < x < L_1)$ . The multiplication processes only occur in the avalanche region. As shown in Fig. 1, regardless of the top-gate voltage, the overall voltage drop between the drain and source electrodes is always given by the Fermi level difference between the two metal electrodes,  $eV_{DS} = E_{FS} - E_{FD}$ , where  $E_{FS}$  and  $E_{FD}$  are the fermi levels of source and drain electrodes, respectively. We note that the potential difference between the two metal electrodes is given by  $\int_{0}^{L} \varepsilon dx = V_{DS}$ , where  $\varepsilon$  is the internal electric field in the channel. However, because of the band bending arising



**Fig. 1** | **Device structure and energy band profile of the WSe**<sub>2</sub> **I**<sup>2</sup>**FET. a** Schematic of the WSe<sub>2</sub> lateral impact ionization transistor. Energy band diagrams for each case: **b**  $V_{GS(T)} = 0 V$ ,  $V_{DS} = 0 V$ , **c**  $V_{GS(T)} < 0 V$ ,  $V_{DS} = 0 V$ , **d**  $V_{GS(T)} < 0 V$ ,  $V_{DS} < 0 V$ , **e**  $V_{GS(T)} = 0 V$ ,  $V_{DS} > 0 V$ , and **f**  $V_{GS(T)} < 0 V$ ,  $V_{DS} > 0 V$ . Red and blue circles represent electrons and holes, respectively.  $V_{GS(T)}$  and  $V_{GS(T)}$ : top gate and back-gate voltage,  $I_{DS}$  and  $V_{DS}$ : drain current and voltage.  $E_C$ ,  $E_V$ ,  $E_{FS}$ , and  $E_{FD}$ : conduction band energy,

valence band energy, source fermi level, and drain fermi level, respectively,  $E_{\rm FH}$ : Fermi energy of highly doped hole gas,  $\mu$ : chemical potential energy,  $E_{\rm g}$ : energy bandgap,  $V_{\rm a}$ : potential energy drop in the avalanche region, L: total length of the channel,  $L_1$ : boundary between the gated region and the ungated region, and  $V_{\rm bl}$ : built-in potential at the boundary between the gated and ungated regions).





(b)

**Fig. 2** | **Performances of WSe<sub>2</sub> I<sup>2</sup>FET. a**  $I_{DS}$ - $V_{DS}$  characteristics at the charge neutral point ( $V_{CNP}$ ). One can see an abrupt rise over 0.88 V. **b**  $I_{DS}$ - $V_{CS(T)}$  characteristics at room temperature and a magnified view of the subthreshold region. The on/off current ratio exceeds 10<sup>6</sup>, and the SS is 2.73 mV/dec. **c** Contour plot representing the channel current ( $I_{DS}$ ) as a function of various  $V_{DS}$  (from -3 to 5 V) and  $V_{CS(T)}$  (from 1 to -3 V). Steep-switching behavior is observed only at the avalanche bias

from the chemical potential shift in the gated region, the potential energy drop in the avalanche region  $(L_1 < x < L)$  is given by  $eV_{a} = e \int_{L_{i}}^{L} \varepsilon dx = eV_{DS} + eV_{bi}$ , where  $eV_{bi}$  is the built-in potential arising from band bending (see Case 2 in Fig. 1). Because the channel material is set to be intrinsic via the back-gate voltage, the change in chemical potential of the channel is measured from the middle of the bandgap. To achieve energy conservation, a tunneling barrier at the source electrode was placed to compensate for the potential energy drop in the avalanche region, i.e.,  $e \int_{0}^{L_1} \varepsilon dx = -\mu$ . However, this barrier is unrelated to carrier multiplication and may result in an increase in contact resistance. When the top-gated region is fully degenerated, the chemical potential shift is given by  $\mu = eV_{bi} = E_g/2 + E_{Fh}$ . Thus, depending on the chemical potential shift, the potential energy drop in the avalanche region can be larger than the bandgap, although the applied drain voltage is lower than the bandgap, that is,  $eV_a = eV_{DS} + \mu > E_g$ . This physical mechanism explains how breakdown (carrier multiplication) occurs even at a drain voltage that is lower than the theoretical limit  $V_{\rm DS} < E_g/e$ . In addition to the potential difference between the source and drain electrodes, the carriers obtain additional energy for multiplication through band bending. Thus, in our proposed homojunction FET device, the breakdown voltage  $V_{BR}$  can be further reduced by simply increasing  $\mu$ , which is controlled by the topgate voltage (i.e.,  $V_{BR} < (E_g - \mu)/e$ ). In this device structure, since opposite polarity of biases is used for gate and drain terminals, further

 $(V_{\rm DS}$  >0.88 V). The yellow dotted line represents the breakdown voltage  $(V_{\rm BR})$  that varies with  $V_{\rm CS(T)}$  and  $V_{\rm DS}$ . **d** Comparison of SS<sub>>3 order</sub> (three-order average SS) and  $I_{\rm ON}$  (on current) values versus temperature between our work and other steep switching devices (I-MOS: purple, TFET: blue, NC-FET: green). Our device exhibits the lowest SS and highest  $I_{\rm ON}$  at room temperature.

scaling of  $V_{GS}$  and  $V_{DS}$  is required. This issue can be studied further by enhancing gate capacitive coupling using a thin high- $\kappa$  dielectric and/ or by physical reduction of the ungated channel length.

The steep switching results measured via impact ionization are compiled in Fig. 2c as color plots of the channel current ( $I_{DS}$ ) as a function of the applied drain ( $V_{DS}$ ) and gate ( $V_{GS(T)}$ ) voltages. The figure shows the threshold gate voltage that changes according to the applied drain voltage above  $V_{BR}$ , which is determined by the ungated region length, whereas the current remains within the saturation current region for an applied bias below  $V_{BR}$ .

For a fixed drain voltage higher than the breakdown voltage  $(V_{\text{DS}} > V_{\text{BR}})$ , this steep switching with a small modulation of the topgate voltage can be understood as an abrupt increase in the electric field caused by a reduction of the effective channel length from the entire channel to the ungated region. At low top-gate voltages  $(V_{\text{GS}(T)} < V_{\text{TH}})$ , the entire WSe<sub>2</sub> is intrinsic and no metallic region (i.e., p<sup>+</sup> layer) appears. Therefore, the entire intrinsic WSe<sub>2</sub> structure becomes the effective channel length. Under this condition, the electric field is below the critical electric field ( $E_{\text{CR}}$ ) for impact ionization, and the carriers do not gain sufficient energy to produce impact ionization. As the top-gate voltage increases further, the gated region is metalized. Therefore, the effective channel length of the device decreases, and the electric field of the intrinsic region increases. When the top-gate voltage is higher than  $V_{\text{TH}}$ , the gated region turns into the conduction channel, and the electric field is concentrated in the ungated region. As a result of this increased electric field, carriers gain sufficient energy to trigger impact ionization, and the number of carriers increases exponentially through avalanche multiplication. Therefore, as shown in Fig. 2b, a very low subthreshold swing of approximately 2.73 mV dec<sup>-1</sup> can be obtained by applying a horizontal electric field ( $V_{DS} > V_{BR}$ ) along the short ungated region. In Fig. 2d, we compare the three-order average subthreshold swing (SS<sub>>3 order</sub>) of our device to other steep switching devices presented in the literature. This figure presents SS<sub>>3 order</sub> as a function of temperature and on current. While most devices presented in the literature, our device has a low SS<sub>>3 order</sub> (-2.73 mV dec<sup>-1</sup>) and high on/off (>10<sup>5</sup>) ratio for a wide range of temperatures, even while maintaining a low SS at room temperature, which is critical for real device applications.

## Electrical characteristics of WSe<sub>2</sub> I<sup>2</sup>FET

To investigate the impact ionization phenomenon of WSe<sub>2</sub> in detail, we fabricated various WSe<sub>2</sub> I<sup>2</sup>FETs with different ungated-region lengths and measured their steep switching transitions under various conditions. The fabrication process and device structure are shown in Supplementary Figs. 1 and 2. Figure 3a presents the transfer curve of the WSe2 I2FET (gated- and ungated-region lengths of 3 µm and 300 nm, respectively), which exhibits ambipolar transport characteristics with a steep switching transition via impact ionization. When biases in opposite directions are applied to  $V_{GS(T)}$  and  $V_{DS}$  to sharply bend the band in the ungated region, an applied electric field larger than  $E_{CR}$ initiates impact ionization. Figure 3b shows the hole current  $I_{DS}$  as a function of drain voltage  $V_{DS}$  at a fixed top-gate voltage of  $V_{GS(T)} = -1V$ . The black (blue) line indicates the measured current on a linear (semilogarithmic) scale. At reverse and low drain voltages, the current increased slightly with drain voltage. However, as the voltage increased further, an abrupt increase in the current was observed, and a steep transition occurred at the breakdown voltage  $V_{BR}$ , which was attributed to the impact ionization process. We calculated the multiplication factor, defined as  $M = \frac{I^{27}}{I_{sat}}$ , where  $I_{sat}$  is the saturation current at the  $V_{BR}$ . The multiplication factor extracted from the measured  $I_{DS}$  is presented in Fig. 3c as a function of the electric field ( $E = V_{DS}/L$ , where L is the effective channel length). A large multiplication factor of up to 106 was observed before permanent breakdown occurred, confirming that the impact ionization process generated a large number of carriers. The breakdown voltage strongly depends on the length of the ungated region of WSe2. The dependence of the breakdown voltage on the length of the ungated region is shown in Fig. 3d. We used the same conditions for all devices to obtain the length dependence of the WSe<sub>2</sub> I<sup>2</sup>FETs. After dividing the large WSe<sub>2</sub> flake via etching, it was fabricated such that the gated region length was the same for each device, and only the ungated region length was different. In addition, all measurements were performed using the same  $V_{GS(T)}$  of -1V. The breakdown voltage decreases linearly with ungated region length, which indicates that the critical electric field corresponding to the breakdown voltage is independent of channel length. Therefore, it is expected that further scaling of  $V_{DS}$  and  $V_{GS}$  is possible using a scaled ungated length of less than 10 nm. The thickness dependence of the critical electric field was also obtained and is shown in Fig. 3e. The field strength increased as the thickness decreased, and it was approximately related to the bandgaps of the samples. In Fig. 3f, IDS normalized by the saturation current, is presented as a function of the electric field for various temperatures at  $V_{GS(T)} = -1V$ . Steep switching transition via impact ionization can be observed even at room temperature. Overall, the critical electric field for breakdown increases slightly with temperature. Because the temperature dependence of phonon scattering is responsible for changes in the impact ionization coefficients as the temperature changes, the critical electric field increases as the temperature increases. The critical electric fields are typically

observed to be ~300 kV/cm for Si- and Ge-impact ionization-based devices<sup>28,29</sup>. Therefore, the measured  $E_{CR}$  for the WSe<sub>2</sub> I<sup>2</sup>FETs (~70 kV/cm) is relatively small compared to that of other impact ionization transistors, which is attributed to the low threshold energy for ionization and the long inelastic scattering time compared to the ionization mean free path. A lower threshold voltage is expected in materials with lower bandgaps and equal effective masses of electrons and holes. Above the critical electric field, breakdown stems from carrier multiplication through impact ionization. As shown in Fig. 1, carriers gain sufficient energy to produce electron-hole pairs through impact ionization. Therefore, materials with a large bandgap require more energy to trigger impact ionization. A similar investigation of WSe<sub>2</sub> impact ionization properties was performed in the case of a single WSe<sub>2</sub> channel (i.e., all gated regions without ungated regions). Detailed results and discussions are provided in Supplementary Note 2b.

## Theoretical study of impact ionization characteristics

The increase in electron energy depends on the relationship between the acceleration of carriers in the external field and energy dissipation through collision with phonons. Impact ionization also requires the potential for acceleration, meaning there is a minimum width for the space charge region<sup>30</sup>. If the width is greater than the mean free path between two ionizing impacts, then charge multiplication occurs, which can cause an electrical breakdown. If the mean free path is longer than the energy relaxation length and space charge region, then the ionization coefficients in semiconductors can be calculated based on the lucky-drift mechanism<sup>31</sup>, where a simple analytical expression was derived and good agreement was obtained for our WSe<sub>2</sub> devices. The lucky-drift mechanism is valid when the momentum relaxation rate is much smaller than the energy relaxation rate ( $\tau_{\rm m} < \tau_{\rm F}$ ), which indicates that carriers are accelerated by an external electric field and acquire sufficient energy to produce electron-hole pairs through impact ionization, but no significant energy loss occurs. In our theoretical consideration, there are two main processes in the lucky-drift mechanism, namely the lucky-ballistic mode, where the carrier reaches the threshold without a momentum-relaxing collision, and the luckydrift mode, where the carrier reaches the threshold without an energyrelaxing collision. The scattering rates by phonons play a critical role in determining the impact ionization coefficients. To understand the breakdown behavior of our samples, we calculated the ionization coefficients of bulk WSe<sub>2</sub> based on the lucky-drift mechanism considering phonon scattering (see Supplementary Note 2d). The calculated ionization coefficients ( $\alpha$ ) of bulk WSe<sub>2</sub> are presented as a function of  $E_1/e\xi\lambda$ , where  $E_1$  is the ionization energy,  $\xi$  is the strength of the applied electric field, and  $\lambda$  is the mean free path. The total ionization coefficient (solid curve) increases dramatically with an increasing electric field  $\xi$  and the lucky-drift process (red curve) is dominant over the lucky-ballistic process (blue curve) for the impact ionization of bulk WSe<sub>2</sub>. The phonon energy is principally responsible for changes in the impact ionization coefficients because of temperature changes. With the calculated phonon scattering rate and material parameters of the WSe<sub>2</sub>, we determined that  $E_1/e\xi\lambda = 4 - 6$ . Within this range, the calculated impact ionization coefficients exhibit a slight temperature dependence, as shown in Fig. 4b. Therefore, the breakdown present in the transfer curve in Fig. 4c is relatively insensitive to changes in temperature.

## Complementary inverter fabricated with WSe<sub>2</sub> I<sup>2</sup>FET

Furthermore, we fabricated a 2D-material-based complementary inverter consisting of an n-type MoS<sub>2</sub> driver transistor and p-type WSe<sub>2</sub> l<sup>2</sup>FET pull-up transistor and investigated its logic inverting performance. Figure 5b presents the circuit configuration of the MoS<sub>2</sub>/WSe<sub>2</sub> inverter. Figure 5c presents the transfer characteristics of the MoS<sub>2</sub> FET and WSe<sub>2</sub> l<sup>2</sup>FET. The channel length and width of these transistors are



**Fig. 3** | **Electrical characteristics of WSe<sub>2</sub> l<sup>2</sup>FET. a** Transfer curve and **b** output curve exhibiting steep switching transition via impact ionization.  $I_{DS}$  saturates in the low-E-field region owing to the insulating ungated region, whereas it increases abruptly in the high-E-field region (shown by a log scale and linear scale plotted using blue and black lines, respectively). **c** Calculated multiplication factor (*M*) as a function of electric field. **d** Calculated  $V_{BR}$  and  $E_{CR}$  of WSe<sub>2</sub> l<sup>2</sup>FETs vs. various

ungated channel lengths. ( $V_{BR}$ :  $V_{DS}$  value at which impact ionization is initiated,  $E_{CR}$ : critical electric field capable of generating impact ionization.). **e**  $E_{CR}$  values extracted from various l<sup>2</sup>FETs with different energy bandgaps vs. number of layers. **f** Measured transfer characteristics as a function of electric field for various temperatures.

 $2 \,\mu m$  and  $5 \,\mu m$ , respectively. The WSe<sub>2</sub> l<sup>2</sup>FET exhibits sharp switching because of hole-induced impact ionization with an SS of approximately 10 mV/dec and on/off ratio of ~10<sup>5</sup>, whereas the MoS<sub>2</sub> FET exhibits typical electron-dominant n-type switching characteristics. A complementary push-pull mode inverter operation was obtained through

the in-series connection of these transistors. For a high  $V_{IN}$ , the n-type  $MoS_2$  transistor pulls down  $V_{OUT}$  while the p-type  $WSe_2 I^2FET$  acts as the load, and for a low  $V_{IN}$ , the p-type  $WSe_2 I^2FET$  drives  $V_{OUT}$  while the n-type  $MoS_2$  transistor acts as the load. Excellent voltage transfer characteristics were obtained from the inverter (Fig. 5d), which can be



Fig. 4 | Theoretical clarification of impact ionization. a Calculated total ionization coefficients of bulk WSe<sub>2</sub> at room temperature (solid black curve) as a function of  $E_l/e\xi\lambda$ , where  $E_I$  is the ionization energy,  $\xi$  is the strength of the applied electric field, and  $\lambda$  is the mean free path. The contributions of the lucky-ballistic mode (red curves) and lucky-drift mode (blue curves) are also shown. **b** Ionization coefficients

of the bulk WSe<sub>2</sub> at various temperatures. **c** Measured transfer characteristics as a function of top-gate voltage for various temperatures. A magnification view of a blue dashed rectangle is inserted on the left to check the temperature-dependent change of the threshold top-gate voltage. This shows that the WSe<sub>2</sub> I<sup>2</sup>FET is insensitive to temperature.

attributed to the steep drain current transition of the WSe<sub>2</sub> I<sup>2</sup>FET around the DC operation region (green dot in Fig. 5c). The switching threshold voltage of the inverter (green dot in Fig. 5d) corresponds to the operating point in Fig. 5c based on the symmetric balanced driving strengths of both the pull-up and pull-down transistors. This result also suggests that with respect to various demands in different applications, the switching threshold voltage can be further adjusted through the geometrical and/or parameter modulation of each 2D transistor. A high inverter gain  $(dV_{OUT}/dV_{IN})$  of ~73 was obtained. The approximately ideal sharp and narrow transition in the voltage transfer characteristic yields an excellent noise margin ( $NM_1$ ,  $NM_H$  of ~50% of  $V_{DD}$ ; see Supplementary Note 4a), which is very desirable for securing low sensitivity to noise and disturbances in real circuit applications. Supplementary Table 2 presents a comparative benchmark of the inverter gain, noise margin, and SS, showing that our inverter outperforms most of the recently reported 2D-material-based steep switching devices and Si devices.

In conclusion, we fabricated an l<sup>2</sup>FET with a gated regioncontrolled homogeneous WSe<sub>2</sub> junction. The main operating mechanism in our device is the interplay between the on/off switching controlled by the lateral bias (electric field) and impact ionization controlled by the top gate. The applied top-gate voltage in the proposed device controls the carrier multiplication and band energy mismatches, which amplify the on state and suppress the off-state depending on the bottom-gate voltage. The proposed device has an SS much lower than  $kT/e\approx 25meV$  per decade at room temperature. We reported a low SS (2.73 mV/dec) at room temperature and a high on/off ratio exceeding 10<sup>6</sup>. These values for the proposed WSe<sub>2</sub> l<sup>2</sup>FETs outperform previously reported steep switching transistors. We theoretically determined that the lucky-drift mechanism of carriers is valid in WSe<sub>2</sub>, which allows the WSe<sub>2</sub> l<sup>2</sup>FET to have high impact ionization coefficients and a low SS at room temperature. Furthermore, we fabricated a logic inverter with a serial connection of the WSe<sub>2</sub> l<sup>2</sup>FET as a pull-down transistor and a MoS<sub>2</sub> FET as a pull-up transistor, demonstrating an excellent inverter gain of 73 and an approximately ideal noise margin for both high- and low-logic states. Our results provide a promising general approach for developing functional devices as front runners for future energy-efficient data-centric computing device technology.

## Methods

#### **Device fabrication**

Multilayer WSe<sub>2</sub> flakes (2D semiconductors) were exfoliated on silicon substrates covered with 285 nm of silicon dioxide. The thickness of the WSe<sub>2</sub> was first observed using an optical microscope and then verified through atomic force microscopy. For further thickness control or channel definition, inductively coupled plasma was used to treat the WSe<sub>2</sub> flakes. Electron-beam lithography and electron-beam evaporation were repeated thrice for each device to fabricate source/drain electrodes (Au 25 nm), a dielectric layer (SiO<sub>2</sub> 20 nm), and top-gate electrode (Au 50 nm). The ungated impact ionization region length was controlled by aligning the top-gate electrode from 70 to 420 nm.



**Fig. 5** | **Complementary inverter fabricated with WSe**<sub>2</sub> **I**<sup>2</sup>**FET. a** Schematic of a complementary inverter consisting of an n-type MoS<sub>2</sub> driver transistor and p-type WSe<sub>2</sub> **I**<sup>2</sup>**FET pull-up transistor**. ( $V_{IN}$  and  $V_{OUT}$ : input and output voltages shared by the two transistors,  $V_{DD}$ : power supply voltage) **b** Circuit configuration of the

See Supplementary Note 1a for a detailed description of the fabrication process.

#### Characterization

An optical microscope (Olympus, BX51M) and field-emission scanning electron microscope (JEOL, JSM7500F) were used to confirm the size and shape of the exfoliated WSe<sub>2</sub> flakes and the fabricated devices. The thickness of the flakes and top view of the devices were determined using an atomic force microscope (Park Systems Corp., NX-10) in noncontact mode with PPP-NCHR probe tips (Nanosensors). The crosssections of the devices were investigated using transmission electron microscopy (JEOL, TEM2100F) at an accelerating voltage of 200 kV. All the electrical properties of the WSe<sub>2</sub> devices were measured using a Keithley 4200 parameter analyzer. Variable temperature measurements were carried out using a hot chuck controller (MS Tech, MST1000H) and cryostat system (MS Tech, VX7).

## Data availability

Relevant data supporting the key findings of this study are available within the article and the Supplementary Information file. All raw data generated during the current study are available from the corresponding authors upon request.

# **Code availability**

No custom code or mathematical algorithm is used in this study.

## References

- 1. Theis, T. N. & Solomon, P. M. It's time to reinvent the transistor! Science **327**, 1600–1601 (2010).
- Theis, T. N. & Wong, H.-S. P. The end of moore's law: a new beginning for information technology. *Comput. Sci. Eng.* 19, 41–50 (2017).





inverter. **c**  $I_{DS}-V_{GS(T)}$  curves of the WSe<sub>2</sub> l<sup>2</sup>FET and MoS<sub>2</sub> transistors (blue and red lines, respectively). **d** Inverter characteristics based on the WSe<sub>2</sub> l<sup>2</sup>FET in series with n-MoS<sub>2</sub>.

- Kim, S. et al. Thickness-controlled black phosphorus tunnel fieldeffect transistor for low-power switches. *Nat. Nanotechnol.* 15, 203–206 (2020).
- 4. Appenzeller, J., Lin, Y. M., Knoch, J. & Avouris, P. Band-to-band tunneling in carbon nanotube field-effect transistors. *Phys. Rev. Lett.* **93**, 196805 (2004).
- 5. Sarkar, D. et al. A subthermionic tunnel field-effect transistor with an atomically thin channel. *Nature* **526**, 91–95 (2015).
- Xu, J., Jia, J., Lai, S., Ju, J. & Lee, S. Tunneling field effect transistor integrated with black phosphorus-MoS<sub>2</sub> junction and ion gel dielectric. *Appl. Phys. Lett.* **110**, 033103 (2017).
- Cao, T., Hu, T. & Zhao, Y. Research status and development trend of MEMS switches: a review. *Micromachines (Basel)* 11, 694 (2020).
- 8. Song, Y. H. et al. High-performance hybrid complementary logic inverter through monolithic integration of a MEMS switch and an oxide TFT. *Small* **11**, 1390–1395 (2015).
- Gao, A. et al. Observation of ballistic avalanche phenomena in nanoscale vertical InSe/BP heterostructures. *Nat. Nanotechnol.* 14, 217–222 (2019).
- Liu, Y. et al. Ultra-steep slope impact ionization transistors based on graphene/InAs heterostructures. Small Struct. 2, 2000039 (2020).
- Onal, C., Woo, R., Koh, H. Y. S., Griffin, P. B. & Plummer, J. D. A novel depletion-IMOS (DIMOS) device with improved reliability and reduced operating voltage. *IEEE Electron Device Lett.* **30**, 64–67 (2009).
- Gopalakrishnan, K., Griffin, P. B. & Plummer, J. D. Impact ionization MOS (I-MOS)—part I: device and circuit simulations. *IEEE Trans. Electron Devices* 52, 69–76 (2005).
- Gopalakrishnan, K., Griffin, P. B. & Plummer, J. D. Impact ionization MOS (I-MOS)-Part II: experimental results. *IEEE Trans. Electron Devices* 52, 77–84 (2005).

- Article
- Musalgaonkar, G., Sahay, S., Saxena, R. S. & Kumar, M. J. An impact ionization MOSFET with reduced breakdown voltage based on back-gate misalignment. *IEEE Trans. Electron Devices* 66, 868–875 (2019).
- Toh, E.-H., Wang, G. H., Chan, L., Samudra, G. & Yeo, Y.-C. Simulation and design of a germanium L-shaped impact-ionization MOS transistor. Semicond. Sci. Technol. 23, 015012 (2008).
- Assefa, S., Xia, F. & Vlasov, Y. A. Reinventing germanium avalanche photodetector for nanophotonic on-chip optical interconnects. *Nature* 464, 80–84 (2010).
- Marshall, A. R. J., David, J. P. R. & Tan, C. H. Impact ionization in InAs electron avalanche photodiodes. *IEEE Trans. Electron Devices* 57, 2631–2638 (2010).
- Manzeli, S., Ovchinnikov, D., Pasquier, D., Yazyev, O. V. & Kis, A. 2D transition metal dichalcogenides. *Nat. Rev. Mater.* 2, 17033 (2017).
- Jia, J. et al. Avalanche carrier multiplication in multilayer black phosphorus and avalanche photodetector. Small 15, e1805352 (2019).
- Liu, Y. et al. Van der Waals heterostructures and devices. Nat. Rev. Mater. 1, 16042 (2016).
- Jeon, J. et al. Transition-metal-carbide (Mo<sub>2</sub>C) multiperiod gratings for realization of high-sensitivity and broad-spectrum photodetection. Adv. Funct. Mater. 29, 1905384 (2019).
- Wang, Y. et al. Record-low subthreshold-swing negativecapacitance 2D field-effect transistors. *Adv. Mater.* 32, e2005353 (2020).
- Si, M. et al. Steep-slope hysteresis-free negative capacitance MoS<sub>2</sub> transistors. Nat. Nanotechnol. 13, 24–28 (2018).
- 24. Khan, A. I. et al. Negative capacitance in short-channel FinFETs externally connected to an epitaxial ferroelectric capacitor. *IEEE Electron Device Lett.* **37**, 111–114 (2016).
- 25. Wang, X. et al. Van der Waals negative capacitance transistors. *Nat. Commun.* **10**, 3037 (2019).
- Anderson, C. & Crowell, C. Threshold energies for electron-hole pair production by impact ionization in semiconductors. *Phys. Rev. B*. **5**, 2267 (1972).
- 27. Miller, S. L. Ionization rates for holes and electrons in silicon. *Phys. Rev.* **105**, 1246–1249 (1957).
- Hudgins, J. L., Simin, G. S., Santi, E. & Khan, M. A. An assessment of wide bandgap semiconductors for power devices. *IEEE Trans. Power Electron.* 18, 907–914 (2003).
- Hudgins, J. L. Wide and narrow bandgap semiconductors for power electronics: a new valuation. J. Electron. mater. 32, 471–477 (2003).
- Rees, G. J. & David, J. P. R. Nonlocal impact ionization and avalanche multiplication. J. Phys. D: Appl. Phys. 43, 243001 (2010).
- Ridley, B. Lucky-drift mechanism for impact ionisation in semiconductors. J. Phys. C: Solid State Phys. 16, 3373 (1983).

# Acknowledgements

This research was supported by the Next-generation Intelligence Semiconductor Program and by the Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Science and ICT (grant numbers: 2020M3F3A2A03082047, 2022M3F3A2A01072215, 2022R1A2C3003068, 2020R1A4A2002806, 2021R1A2C1012176). This work was supported by Samsung Electronics Co., Ltd (IO201215-08197-01).

# **Author contributions**

S.L. conceived the concept, designed all the experiments, and supervised the work. H.C and J.L. carried out most of the experimental work and data analysis. J.J. and T.K. assisted with the data analysis with all other authors. C.K. and H.S. performed the device fabrication and analysis. E.H. led and supervised the whole revision process, including designing experiments, reorganizing the rationale, and editing the manuscript. All authors discussed the progress of the research and contributed to editing the manuscript.

# **Competing interests**

The authors declare no competing interests.

# **Inclusion & Ethics**

All researchers who fulfill the authorship criteria are included as coauthors.

# **Additional information**

**Supplementary information** The online version contains supplementary material available at https://doi.org/10.1038/s41467-022-33770-3.

**Correspondence** and requests for materials should be addressed to Euyheon Hwang or Sungjoo Lee.

**Peer review information** *Nature Communications* thanks the anonymous reviewer(s) for their contribution to the peer review of this work. Peer reviewer reports are available.

**Reprints and permission information** is available at http://www.nature.com/reprints

**Publisher's note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

**Open Access** This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/ licenses/by/4.0/.

© The Author(s) 2022